CY7C225A

## $512 \times 8$ Registered PROM

## Features

- CMOS for optimum speed/power
- High speed
- 25 ns address set-up
- 12 ns clock to output
- Low power
- 495 mW (Commercial)
- 660 mW (Military)
- Synchronous and asynchronous output enables
- On-chip edge-triggered registers
- Buffered common $\overline{\text { PRESET }}$ and $\overline{\text { CLEAR }}$ inputs
- EPROM technology, 100\% programmable
- Slim 300-mil, 24-pin plastic or hermetic DIP, 28-pin LCC, or 28-pin PLCC
- $5 \mathrm{~V} \pm 10 \% \mathrm{~V}_{\mathrm{CC}}$, commercial and military
- TTL-compatible I/O
- Direct replacement for bipolar PROMs
- Capable of withstanding greater than 2001V static discharge


## Functional Description

The CY7C225A is a high-performance 512 -word by 8 -bit electrically programmable read only memory packaged in a slim 300-mil plastic or hermetic DIP, 28-pin leadless chip carrier, and 28 -pin PLCC. The memory cells utilize proven EPROM floating gate technology and byte-wide intelligent programming algorithms.
The CY7C225A replaces bipolar devices and offers the advantages of lower power, superior performance, and high programming yield. The EPROM cell requires only 12.5 V for the supervoltage and low current requirements allow for gang programming. The EPROM cells allow for each memory location to be tested $100 \%$, as each location is written into, erased, and repeatedly exercised prior to encapsulation. Each PROM is also tested for AC performance to guarantee that after customer programming the product will meet AC specification limits.

## Logic Block Diagram



Pin Configurations
DIP
Top View

| $\mathrm{A}_{7}{ }^{-1}$ | 24 | $\mathrm{V}_{\mathrm{CC}}$ |
| :---: | :---: | :---: |
| $\mathrm{A}_{6}{ }^{2}$ | 23 | $\mathrm{A}_{8}$ |
| $\mathrm{A}_{5} \square^{3}$ | 22 | $\overline{\text { PS }}$ |
| $\mathrm{A}_{4} \square^{4}$ | 21 | $\overline{\mathrm{E}}$ |
| $\mathrm{A}_{3} \square^{5}$ | 20 | $\overline{C L R}$ |
| $\mathrm{A}_{2}{ }^{6}$ | 19 | $\bar{E}_{S}$ |
| $\mathrm{A}_{1} \square_{7}$ | 18 | CP |
| $\mathrm{A}_{0} 8^{8}$ | 17 | $\mathrm{O}_{7}$ |
| $\mathrm{O}_{0} \square^{9}$ | 16 | $\mathrm{O}_{6}$ |
| $\mathrm{O}_{1} \square_{10}$ | 15 | $\mathrm{O}_{5}$ |
| $\mathrm{O}_{2} 11$ | 14 | $\mathrm{O}_{4}$ |
| GND 12 | 13 | $\mathrm{O}_{3}$ |

LCCIPLCC


## Selection Guide

|  |  | 7C225A-25 | 7C225A-30 | 7C225A-40 | Unit |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Minimum Address Set-Up Time | 25 | 30 | 40 | ns |  |
| Maximum Clock to Output | 12 | 15 | 25 | ns |  |
| Maximum Operating <br> Current | Commercial | 90 | 90 |  | mA |
|  | Military |  |  | 120 | mA |

## Maximum Ratings ${ }^{[1]}$

(Above which the useful life may be impaired. For user guidelines, not tested.)
Storage Temperature $\qquad$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Ambient Temperature with
Power Applied $\qquad$ $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

Supply Voltage to Ground Potential
(Pin 24 to Pin 12) .0 .5 V to +7.0 V

DC Voltage Applied to Outputs
in High Z State
-0.5 V to +7.0 V
DC Input Voltage -3.0 V to +7.0 V

DC Program Voltage (Pins 7, 18, 20) ........................... 13.0V
Static Discharge Voltage
>2001V
(per MIL-STD-883, Method 3015)
Latch-Up Current.
>200 mA

## Operating Range

| Range | Ambient <br> Temperature | V $_{\text {ch }}$ |
| :--- | :---: | :---: |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $5 \mathrm{~V} \pm 10 \%$ |
| Military ${ }^{[2]}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $5 \mathrm{~V} \pm 10 \%$ |

Electrical Characteristics Over the Operating Range ${ }^{[3,4]}$

| Parameter | Description | Test Conditions |  | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{Min} ., \mathrm{I}_{\mathrm{OH}}=-4.0 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \end{aligned}$ |  | 2.4 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{Min} ., \mathrm{I}_{\mathrm{OL}}=16 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \end{aligned}$ |  |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Level | Guaranteed Input Logical HIGH Voltage for All Inputs |  | 2.0 |  | V |
| $\mathrm{V}_{\text {IL }}$ | Input LOW Level | Guaranteed Input Logical LOW Voltage for All Inputs |  |  | 0.8 | V |
| $\mathrm{I}_{\mathrm{IX}}$ | Input Leakage Current | $\mathrm{GND} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\mathrm{CC}}$ |  | -10 | +10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{C D}$ | Input Clamp Diode Voltage | Note 4 |  |  |  |  |
| $\mathrm{I}_{\text {Oz }}$ | Output Leakage Current | GND $\leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}$, Output Disabled ${ }^{[5]}$ |  | -10 | +10 | $\mu \mathrm{A}$ |
| Ios | Output Short Circuit Current | $\mathrm{V}_{\text {CC }}=$ Max., $\mathrm{V}_{\text {OUT }}=0.0 \mathrm{~V}^{[6]}$ |  | -20 | -90 | mA |
| $\mathrm{I}_{\mathrm{CC}}$ | Power Supply Current | $\begin{aligned} & \mathrm{I}_{\text {OUT }}=0 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{CC}}=\text { Max. } \end{aligned}$ | Commercial |  | 90 | mA |
|  |  |  | Military |  | 120 |  |
| $\mathrm{V}_{\mathrm{PP}}$ | Programming Supply Voltage |  |  | 12 | 13 | V |
| $\mathrm{I}_{\mathrm{PP}}$ | Programming Supply Current |  |  |  | 50 | mA |
| $\mathrm{V}_{\mathrm{IHP}}$ | Input HIGH Programming Voltage |  |  | 3.0 |  | V |
| $\mathrm{V}_{\text {ILP }}$ | Input LOW Programming Voltage |  |  |  | 0.4 | V |

## Notes

1. The Voltage on any input or I/O pin cannot exceed the power pin during power-up.
. $\mathrm{T}_{\mathrm{A}}$ is the "instant on" case temperature.
2. See the last page of this specification for Group A subgroup testing information.
3. See the "Introduction to CMOS PROMs" section of the Cypress Data Book for general information on testing
4. For devices using the synchronous enable, the device must be clocked after applying these voltages to perform this measurement
5. For test purposes, not more than one output at a time should be shorted. Short circuit test duration should not exceed 30 seconds.

## Capacitance ${ }^{[4]}$

| Parameter | Description | Test Conditions | Max. | Unit |
| :--- | :--- | :--- | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$, | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ | 10 | pF |

## AC Test Loads and Waveforms ${ }^{[4]}$


(a) Normal Load

Equivalent to: THÉVENIN EQUIVALENT


## Operating Modes

The CY7C225A incorporates a D-type, master-slave register on chip, reducing the cost and size of pipelined microprogrammed systems and applications where accessed PROM data is stored temporarily in a register. Additional flexibility is provided with synchronous ( $\mathrm{E}_{\mathrm{S}}$ ) and asynchronous (E) output enables and CLEAR and PRESET inputs.
Upon power-up, the synchronous enable ( $\overline{\mathrm{E}}_{\mathrm{S}}$ ) flip-flop will be in the set condition causing the outputs $\left(\mathrm{O}_{0}-\mathrm{O}_{7}\right)$ to be in the OFF or high-impedance state. Data is read by applying the memory location to the address inputs ( $\mathrm{A}_{0}-\mathrm{A}_{8}$ ) and a logic LOW to the enable ( $\bar{E}_{S}$ ) input. The stored data is accessed and loaded into the master flip-flops of the data register during the address set-up time. At the next LOW-to-HIGH transition of the clock (CP), data is transferred to the slave flip-flops, which drive the output buffers, and the accessed data will appear at the outputs $\left(\mathrm{O}_{0}-\mathrm{O}_{7}\right)$ provided the asynchronous enable ( E ) is also LOW.

The outputs may be disabled at any time by switching the asynchronous enable ( $\overline{\mathrm{E}}$ ) to a logic HIGH, and may be returned to the active state by switching the enable to a logic LOW.
Regardless of the condition of $\overline{\mathrm{E}}$, the outputs will go to the OFF or high-impedance state upon the next positive clock edge after the synchronous enable ( $\mathrm{E}_{\mathrm{S}}$ ) input is switched to a HIGH level. If the synchronous enable pin is switched to a logic LOW,
the subsequent positive clock edge will return the output to the active state if $\overline{\bar{E}}$ is LOW. Following a positive clock edge, the address and synchronous enable inputs are free to change since no change in the output will occur until the next LOW-to-HIGH transition of the clock. This unique feature allows the CY7C225A decoders and sense amplifiers to access the next location while previously addressed data remains stable on the outputs.
System timing is simplified in that the on-chip edge-triggered register allows the PROM clock to be derived directly from the system clock without introducing race conditions. The on-chip register timing requirements are similar to those of discrete registers available in the market.
The CY7C225A has buffered asynchronous $\overline{\text { CLEAR }}$ and PRESET inputs. Applying a LOW to the PRESET input causes an immediate load of all ones into the master and slave flip-flops of the register, independent of all other inputs, including the clock (CP). Applying a LOW to the CLEAR input, resets the flip-flops to all zeros. The initialize data will appear at the device outputs after the outputs are enabled by bringing the asynchronous enable ( $\overline{\mathrm{E}}$ ) LOW.
When power is applied, the (internal) synchronous enable flip-flop will be in a state such that the outputs will be in the high-impedance state. In order to enable the outputs, a clock must occur and the $\mathrm{E}_{\mathrm{S}}$ input pin must be LOW at least a set-up time prior to the clock LOW-to-HIGH transition. The E input may then be used to enable the outputs.

CY7C225A

Switching Characteristics Over the Operating Range ${ }^{[3,4]}$

| Parameter | Description | 7C225A-25 |  | 7C225A-30 |  | 7C225A-40 |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. |  |
| $\mathrm{t}_{\text {SA }}$ | Address Set-Up to Clock HIGH | 25 |  | 30 |  | 40 |  | ns |
| $\mathrm{t}_{\mathrm{HA}}$ | Address Hold from Clock HIGH | 0 |  | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\mathrm{CO}}$ | Clock HIGH to Valid Output |  | 12 |  | 15 |  | 25 | ns |
| trwC | Clock Pulse Width | 10 |  | 15 |  | 20 |  | ns |
| $\mathrm{t}_{\text {SES }}$ | $\overline{\mathrm{E}}_{\text {S }}$ Set-Up to Clock HIGH | 10 |  | 10 |  | 10 |  | ns |
| $\mathrm{t}_{\text {HES }}$ | $\bar{E}_{S}$ Hold from Clock HIGH | 0 |  | 5 |  | 5 |  | ns |
| $\mathrm{t}_{\mathrm{DP}}, \mathrm{t}_{\mathrm{DC}}$ | Delay from $\overline{\text { PRESET }}$ or $\overline{\text { CLEAR }}$ to Valid Output |  | 20 |  | 20 |  | 20 | ns |
| $\mathrm{t}_{\mathrm{RP}}, \mathrm{t}_{\mathrm{RC}}$ | PRESET or CLEAR Recovery to Clock HIGH | 15 |  | 20 |  | 20 |  | ns |
| $\mathrm{t}_{\text {PWP }}, \mathrm{t}_{\text {PWC }}$ | $\overline{\text { PRESET }}$ or CLEAR Pulse Width | 15 |  | 20 |  | 20 |  | ns |
| $\mathrm{t}_{\mathrm{COS}}$ | Valid Output from Clock HIGH ${ }^{[7]}$ |  | 20 |  | 20 |  | 30 | ns |
| $\mathrm{t}_{\mathrm{HzC}}$ | Inactive Output from Clock $\mathrm{HIGH}^{[7]}$ |  | 20 |  | 20 |  | 30 | ns |
| $\mathrm{t}_{\text {DOE }}$ | Valid Output from E LOW |  | 20 |  | 20 |  | 30 | ns |
| $\mathrm{t}_{\text {HZE }}$ | Inactive Output from E HIGH |  | 20 |  | 20 |  | 30 | ns |

## Switching Waveforms ${ }^{[4]}$



Note
7. Applies only when the synchronous $\left(\bar{E}_{S}\right)$ function is used.

## Programming Information

Programming support is available from Cypress as well as from a number of third-party software vendors. For detailed
programming information, including a listing of software packages, please see the PROM Programming Information located at the end of this section. Programming algorithms can be obtained from any Cypress representative.

Table 1. Mode Selection

| Mode |  | Pin Function ${ }^{[8]}$ |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Read or Output Disable | $\mathrm{A}_{8}-\mathrm{A}_{0}$ | CP | $\mathrm{E}_{\text {S }}$ | CLR | E | PS | $\mathrm{O}_{7}-\mathrm{O}_{0}$ |
|  | Other | $\mathrm{A}_{8}-\mathrm{A}_{0}$ | PGM | VFY | $\mathrm{V}_{\mathrm{PP}}$ | E | PS | $\mathrm{D}_{7}-\mathrm{D}_{0}$ |
| Read |  | $\mathrm{A}_{8}-\mathrm{A}_{0}$ | X | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{O}_{7}-\mathrm{O}_{0}$ |
| Output Disable |  | $\mathrm{A}_{8}-\mathrm{A}_{0}$ | X | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | $\mathrm{V}_{\mathrm{IH}}$ | High Z |
| Output Disable |  | $\mathrm{A}_{8}-\mathrm{A}_{0}$ | X | X | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{1 \mathrm{H}}$ | High Z |
| Clear |  | $\mathrm{A}_{8}-\mathrm{A}_{0}$ | X | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{1 \mathrm{H}}$ | Zeros |
| Preset |  | $\mathrm{A}_{8}-\mathrm{A}_{0}$ | X | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\text {IL }}$ | Ones |
| Program |  | $\mathrm{A}_{8}-\mathrm{A}_{0}$ | $V_{\text {ILP }}$ | $\mathrm{V}_{\mathrm{IHP}}$ | $V_{P P}$ | $\mathrm{V}_{\mathrm{IHP}}$ | $\mathrm{V}_{\mathrm{IHP}}$ | $\mathrm{D}_{7}-\mathrm{D}_{0}$ |
| Program Verify |  | $\mathrm{A}_{8}-\mathrm{A}_{0}$ | $V_{\text {IHP }}$ | $\mathrm{V}_{\text {ILP }}$ | $V_{P P}$ | $\mathrm{V}_{\mathrm{IHP}}$ | $\mathrm{V}_{\mathrm{IHP}}$ | $\mathrm{O}_{7}-\mathrm{O}_{0}$ |
| Program Inhibit |  | A-A ${ }_{0}$ | $\mathrm{V}_{\mathrm{IHP}}$ | $\mathrm{V}_{\mathrm{IHP}}$ | $V_{P P}$ | $\mathrm{V}_{\mathrm{IHP}}$ | $\mathrm{V}_{\mathrm{IHP}}$ | High Z |
| Intelligent Program |  | $\mathrm{A}_{8}-\mathrm{A}_{0}$ | $V_{\text {ILP }}$ | $\mathrm{V}_{\mathrm{IHP}}$ | $V_{P P}$ | $\mathrm{V}_{\mathrm{IHP}}$ | $\mathrm{V}_{\mathrm{IHP}}$ | $\mathrm{D}_{7}-\mathrm{D}_{0}$ |
| Blank Check |  | $\mathrm{A}_{8}-\mathrm{A}_{0}$ | $\mathrm{V}_{\mathrm{IHP}}$ | $\mathrm{V}_{\text {ILP }}$ | $V_{P P}$ | $\mathrm{V}_{\mathrm{IHP}}$ | $\mathrm{V}_{\mathrm{IHP}}$ | Zeros |

Figure 1. Programming Pinouts


[^0]
## Typical DC and AC Characteristics



Ordering Information

| Speed <br> (ns) |  | Ordering <br> Code | Package <br> Type | Package <br> Type | Operating <br> Range |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{SA}}$ | $\mathbf{t}_{\mathrm{CO}}$ |  | P13 | 24-Lead (300-Mil) Molded DIP | Commercial |
| 25 | 12 | CY7C225A-25PC |  |  |  |

## MILITARY SPECIFICATIONS

Group A Subgroup Testing

## DC Characteristics

| Parameter | Subgroups |
| :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | $1,2,3$ |
| $\mathrm{~V}_{\mathrm{OL}}$ | $1,2,3$ |
| $\mathrm{~V}_{\mathrm{IH}}$ | $1,2,3$ |
| $\mathrm{~V}_{\mathrm{IL}}$ | $1,2,3$ |
| $\mathrm{I}_{\mathrm{I}}$ | $1,2,3$ |
| $\mathrm{I}_{\mathrm{OZ}}$ | $1,2,3$ |
| $\mathrm{I}_{\mathrm{CC}}$ | $1,2,3$ |

## Switching Characteristics

| Parameter | Subgroups |
| :---: | :---: |
| $\mathrm{t}_{\mathrm{SA}}$ | $7,8,9,10,11$ |
| $\mathrm{t}_{\mathrm{HA}}$ | $7,8,9,10,11$ |
| $\mathrm{t}_{\mathrm{CO}}$ | $7,8,9,10,11$ |
| $\mathrm{t}_{\mathrm{DP}}$ | $7,8,9,10,11$ |
| $\mathrm{t}_{\mathrm{RP}}$ | $7,8,9,10,11$ |

## Package Diagrams

Figure 2. 28-Lead Plastic Leaded Chip Carrier J64

DIMENSIDNS IN INCHES MIN.


CY7C225A

Package Diagrams (Continued)
Figure 3. 28-Square Leadless Chip Carrier L64


## Package Diagrams (Continued)

Figure 4. 24-Lead (300-Mil) PDIP P13


All product and company names mentioned in this document may be the trademarks of their respective holders.

CY7C225A

## Document History Page

| Document Title: CY7C225A $512 \times 8$ Registered PROM Document Number: 38-04001 |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| REV. | ECN NO. | Issue Date | Orig. of Change | Description of Change |
| ** | 113858 | 03/06/02 | DSG | Changed from Spec number: 38-00228 to 38-04001 |
| *A | 118892 | 10/09/02 | GBI | Updated ordering information |
| *B | 122242 | 12/27/02 | RBI | Added power up requirements to Maximum Ratings Information |
| *C | 499538 | See ECN | PCI | Updated ordering information |


[^0]:    Note
    8. $X=$ "don't care" but not to exceed $V_{C C} \pm 5 \%$

